Home | About Us | Contribute | Bookstore | Advertising | Subscribe for Free NOW! |
News Archive | Features | Events | Recruitment | Directory |
At the 56th annual IEEE International Electron Devices Meeting (IEDM 2010) in San Francisco (6–8 December), technical papers will be presented by engineers from the Front End Processes (FEP) program of global semiconductor manufacturers’ research consortium SEMATECH of Austin, TX and Albany, NY, USA.
SEMATECH experts will report on resistive RAM (RRAM) memory technologies, advanced Fin and nanowire FETs for scaled CMOS devices, high-mobility III-V channel materials on 200mm silicon wafers in an industry standard MOSFET flow, and future ultra-low-power tunneling FET devices, highlighting breakthroughs addressing the growing need for higher-performance and low-power devices.
During the IEDM conference, SEMATECH’s FEP engineers will present research results at the following sessions:
Also, on 5 December, SEMATECH will host invitational pre-conference workshops focusing on technical and manufacturing gaps affecting promising emerging memory technologies and III-V channels on silicon. Co-sponsored by equipment makers Tokyo Electron and Aixtron, the workshops will feature experts from industry and academia debating the challenges and opportunities in these areas in a series of presentations and panel discussions.
Search: SEMATECH MOSFET FinFET SiGe
Visit: www.sematech.org
For more: Latest issue of Semiconductor Today