## **High-voltage gallium oxide transistors with more than 1kV breakdown**

**Enhancement-mode, normally-on operation achieved for first time.**

**R**esearchers based in the USA and Japan claim the first enhancement-mode high-voltage vertical gallium oxide  $(Ga_2O_3)$ metal-insulatorsemiconductor field-effect transistors (MISFETs) [Zongyang Hu et al, IEEE Electron Device Letters, published online 25 April 2018]. Enhancementmode operation (normally-off at 0V gate) is highly desired for power electronics, reducing power consumption and allowing for fail-safe designs.

 $Ga<sub>2</sub>O<sub>3</sub>$  has a wide 4.9eV bandgap and expected 8MV/cm breakdown field. The electron mobility has a decent limit of 250cm<sup>2</sup>/V-s, allowing



Figure 1. (a) Schematic cross section of Ga<sub>2</sub>O<sub>3</sub> vertical power MISFET. (b) 52° **scanning electron microscope SEM cross-section image showing 330nm wide and 795nm long fin-channel.**

realistic power device proposals. Large single-crystal substrates are commercially available.

Cornell University in the USA and Hosei University and Novel Crystal Technology Inc in Japan used hydride vapor phase epitaxy (HVPE) to deposit 10µm n-Ga<sub>2</sub>O<sub>3</sub> on n-Ga<sub>2</sub>O<sub>3</sub> (001) substrate. The substrate carrier density was  $2x10^{18}$ /cm<sup>3</sup>. The epitaxial drift layer doping concentration was less than  $2x10^{16}/cm^3$ . A silicon box-implant added a 50nm  $n^+$ -Ga<sub>2</sub>O<sub>3</sub> layer with  $5x10^{19}/cm^2$  doping to allow low contact resistance for the source contact after activation annealing.

Vertical fin-channels were inductively coupled etched using platinum masking. The target fin height and width were 1.0µm and 0.3µm, respectively. The gate stack consisted of atomic layer deposition (ALD) aluminium oxide  $(Al<sub>2</sub>O<sub>3</sub>)$  dielectric and sputtered chromium (Cr) metal.

Photoresist fill and planarization steps were used to

remove metal from the 50nm  $n^+$ -Ga<sub>2</sub>O<sub>3</sub> source contact material. Plasma-enhanced chemical vapor deposition (PECVD) of 200nm silicon dioxide (SiO<sub>2</sub>) spacer was followed by resist fill and planariazation to clear the source contact region again. The ohmic source titanium/aluminium/platinum (Ti/Al/Pt) metals were then deposited. Devices (Figure 1) were isolated by removing  $SiO<sub>2</sub>$  and Cr from between them.

Devices with 0.33µmx80µm source area had a drain current density of  $\sim$ 350A/cm<sup>2</sup> with 10V drain bias and the gate set at 3V under pulsed operation, avoiding thermal effects. The differential on-resistance was  $\sim$ 18m $\Omega$ -cm<sup>2</sup>, normalized to the source contact area. Process non-uniformity led to a wide range of drain currents (300-500A/cm<sup>2</sup>) and on-resistances  $(13-18m\Omega$ -cm<sup>2</sup>). Threshold voltages were all positive, in the range +1.2V–+2.2V, giving enhancement-mode, normally-on operation. The on/off current ratio was of

## **Technology focus: Gallium oxide 109**

the order  $10<sup>8</sup>$ . The leakage was at the limit of the measurement system. The sub-threshold swing was ~85mV/decade.

Hard breakdown occurred at 1057V drain voltage (BV) with leakage current low at close to the detection limit up to that point (Figure 2). The breakdown field is estimated at 1.44MV/cm, far below the value expected for  $Ga<sub>2</sub>O<sub>3</sub>$ .

The researchers comment: "Examination of the devices after breakdown shows visible damage near the outer edges of the gate pads. For the same reason, the three-terminal BV demonstrated in this work is slightly lower compared to the two-terminal BVs in heterojunction p-Cu<sub>2</sub>O/n-Ga<sub>2</sub>O<sub>3</sub> diode fabricated on similar HVPE-Ga<sub>2</sub>O<sub>3</sub> epitaxial layers and substrates." The team expects higher breakdown voltages from implementing field plates or ion implantation edge termination. ■

## **https://doi.org/10.1109/ LED.2018.2830184**

*Author: Mike Cooke* 



**Figure 2. Representative three-terminal off-state (at 0V gate) drain** and gate current versus drain bias  $(I_d/I_q - V_{ds})$  characteristics and **breakdown voltage.**

## REGISTER for *Semiconductor Today* free at **www.semiconductor-today.com**